上海品茶

您的当前位置:上海品茶 > 报告分类 > PDF报告下载

33-d3s5-2-RISC-V Summit China 2023 - RISC-V Vector Support on Valgrind.pdf

编号:155448 PDF 9页 493.92KB 下载积分:VIP专享
下载报告请您先登录!

33-d3s5-2-RISC-V Summit China 2023 - RISC-V Vector Support on Valgrind.pdf

1、RISC-V Vector Support on ValgrindWu Fei System Software ArchitectLegal Notices and DisclaimersBackgroundValgrind currently lacks support for the RISC-V Vector ISA,while it has already been enabled for RV64GC.There is no existing support on Valgrind for variable length vector instructions,a new desig

2、n is required.Here is a simplified flow of how Valgrind works:InstrumentationMemcheckGuestInstructionHostInstructionIRDesign Choices The preferred way in descending order to enable new instruction on Valgrind Using existing Iops,creating new Iops,clean helper,dirty helperMethod for RVVProConsScalar

3、emulationLeverage existing scalar IRsIR explosionHard to optimizeDirty helperEasy for basic binary translation,e.g.tool=noneDeviate from the design principle of ValgrindDeal with the instrumentation tools such as Memcheck directlyVector IRStandard way to extend IRGeneric design across different vect

4、or ISAsRequires brand new designChallengesGeneric framework and IRs for different vector ISARVV LMUL and backend register allocation No register group allocation yetMask instruction efficiency Inefficient to handle it element by element Current StatusA generic vector IR encoding mechanismA working p

5、rototype to run simple RVV testcases A few instructions uses the new vector IR Memcheck runs well on the prototype Framework enhancement such as adding CPU state to TBThe Vector IR design is still in reviewRVV Intel public repository:https:/ repository:https:/ StepGet the vector IR design reviewedDe

6、sign the code pattern for common features such as LMUL,maskComplete the full RVV supportRISE is focused on positive and transparent collaborations with upstream projects to deliver commercial-ready software for various use casesGoal:Accelerate open source SW for RISC-V architectureHow:Align on highe

7、st priorities&avoid(accidental)duplication of work-https:/riseproject.devhttps:/ more interesting topics from Intel on RISC-V summit China 2023TopicWhenRISC-V Vector Support on ValgrindAugust 25 6pmBest practice to optimize SW with vectorization on RISC-VPosterRISC-V firmware solution August 24 4:30pmEnhance UEFI on RISC-V August 24 4:20pmEnabling compliance test for RISC-V BRSAugust 24 3pm The ACRN/RISC-V project:embedded hypervisor design and status updateAugust 24 5pm

友情提示

1、下载报告失败解决办法
2、PDF文件下载后,可能会被浏览器默认打开,此种情况可以点击浏览器菜单,保存网页到桌面,就可以正常下载了。
3、本站不支持迅雷下载,请使用电脑自带的IE浏览器,或者360浏览器、谷歌浏览器下载即可。
4、本站报告下载后的文档和图纸-无水印,预览文档经过压缩,下载后原文更清晰。

本文(33-d3s5-2-RISC-V Summit China 2023 - RISC-V Vector Support on Valgrind.pdf)为本站 (张5G) 主动上传,三个皮匠报告文库仅提供信息存储空间,仅对用户上传内容的表现方式做保护处理,对上载内容本身不做任何修改或编辑。 若此文所含内容侵犯了您的版权或隐私,请立即通知三个皮匠报告文库(点击联系客服),我们立即给予删除!

温馨提示:如果因为网速或其他原因下载失败请重新下载,重复下载不扣分。
会员购买
客服

专属顾问

商务合作

机构入驻、侵权投诉、商务合作

服务号

三个皮匠报告官方公众号

回到顶部